## Lab 6 Report

Matthew Crump A01841001 Nicholas Williams A02057223

#### **Objectives**

The objective of this lab is to implement a FIFO with the write port and read ports in different clock domains from each other. Learn how to use the IP catalog built into Quartus to customize a FIFO and PLL. Design and implement more complex state machines compared to the last one.

#### **Procedure**

We started out by reading the lab-6 requirements for the FIFO, and we reviewed the lecture notes on FIFOs and PLLs. We then used the top module from Lab 5 as a base, since this lab uses the same peripherals. We determined that we needed to add a PLL with 2 output clocks, one at 5 MHz and the other at 12.5 MHz. We removed the reset and lock signals as we wouldn't be using them. On the FIFO, we used: the read/write enables, async clear, dual clocks, empty, and used words.

After creating those modules, we needed to sort out how the read and write state machines were going to work. Since we created the FIFO first, we just needed to figure out which signals were for the read or write state machine then how we would control them. For the read machine, we waited in one state for the used words to reach 5 then moved to the next state. From here the FIFO was read consecutively and accumulated until the empty flag was raised. We then return to the waiting state. For the write machine, we had a similar process to what was in Lab 5, with the exception of having a write enable signal on the transition to save the value from the switches.



Figure 1. Write Finite State Machine



Figure 2. Read Finite State Machine

## **Results**

We created a testbench to make sure that our two state machines were working properly together. Figure 3 shows the waveform from simulation. The waveform shows

that the read clock operates at a faster frequency than the write clock. The ACCUM state occurs once there are five values in the FIFO. When we first simulated our design we realized that we were writing six values to the FIFO before emptying the FIFO. We discovered that our clocks were slightly off so that our read enable value was getting set one read clock cycle too early. We fixed the problem and decided that our design was ready to be programmed to the DE10-lite board.



Figure 3. Simulation Waveform

After compiling our design we looked through the flow summary. The first time we looked through the flow summary it showed that we were using zero registers. Fortunately, we noticed this before we programmed the device. We then realized that we had set our project up incorrectly in quartus. We fixed the simple mistake and received the flow summary shown in Figure 4. The flow summary in figure 4 was a lot closer to what we expected.



Figure 4. Flow Summary

Once we had programmed our device with our design, we tested our device with different button presses and different numbers to accumulate by. Our button presses behaved as expected, and our combinations of different numbers behaved as expected. After pressing the store button 5 times the sum of the five values appeared on the six 7-segment displays. The reset button cleared out the values in the FIFO successfully and cleared the values represented on the six 7-segment displays. Appendix A shows our VHDL code for this lab.

#### Conclusion

We learned how to design and create two separate finite state machines that work together to accomplish a task. This lab is very important as building a design that has multiple clock domains is very relevant. Many projects in the real world have several clock domains. It's important to know how to work with them and how to send data back and forth across the borders.

## Appendix A

```
library ieee;
use ieee.std logic 1164.all;
use ieee.numeric std.all;
use ieee.std logic unsigned.all;
entity top is
end top;
architecture behave of top is
   signal write state : state type;
   signal read_clk : std_logic;
   signal empty : std logic;
begin
        if rising edge (write clk) then
```

```
when STORE =>
READ_MACHINE : process (read_clk)
   elsif rising_edge(read_clk) then
                if empty = '1' then
       rdreq => rd_en,
```

```
rdempty => empty,
rdusedw => num
```

```
dp => '0',
    hex => HEX5
);

LEDR <= SW;
    rstn_btn <= KEY(0);

end behave;</pre>
```

# Appendix B